# **TCP201** # **Compact PCI IP Carrier** Version 1.0 ## **User Manual** Issue 1.0.5 August 2014 Am Bahnhof 7 25469 Halstenbek, Germany www.tews.com Phone: +49-(0)4101-4058-0 Fax: +49-(0)4101-4058-19 e-mail: info@tews.com #### **TCP201-10R** Compact PCI Carrier for 4 IndustryPack® modules This document contains information, which is proprietary to TEWS TECHNOLOGIES GmbH. Any reproduction without written permission is forbidden. TEWS TECHNOLOGIES GmbH has made any effort to ensure that this manual is accurate and complete. However TEWS TECHNOLOGIES GmbH reserves the right to change the product described in this document at any time without notice. TEWS TECHNOLOGIES GmbH is not liable for any damage arising out of the application or use of the device described herein. #### **Style Conventions** Hexadecimal characters are specified with prefix 0x, i.e. 0x029E (that means hexadecimal value 029E). For signals on hardware products, an ,Active Low' is represented by the signal name with # following, i.e. IP RESET#. Access terms are described as: W Write Only R Read Only R/W Read/Write R/C Read/Clear R/S Read/Set #### ©2014 by TEWS TECHNOLOGIES GmbH All trademarks mentioned are property of their respective owners. | Issue | Description | Date | |-------|------------------------------------------------------|----------------| | 1.0 | Initial Issue | October 2002 | | 1.1 | Corrections in Chapter Endian Conventions | November 2002 | | 1.2 | General Revision | March 2003 | | 1.3 | Correction Figure " PCI to Local Byte lane swapping" | November 2003 | | 1.4 | New address TEWS LLC | September 2006 | | 1.0.5 | General Revision | August 2014 | # **Table of Contents** | 1 | PRODUCT DESCRIPTION | 5 | |---|-----------------------------------------------------------|----| | 2 | TECHNICAL SPECIFICATION | | | 3 | PCI INTERFACE | 8 | | | 3.1 PCI Configuration (CFG) Registers | _ | | | 3.1.1 PCI Header | | | | 3.1.2 PCI Base Address Initialization | | | | 3.1.2.1 I/O Base Address Implementation | | | | 3.1.2.2 Memory Base Address Implementation | | | | 3.1.2.3 Expansion ROM Base Address Implementation | | | | 3.2 Local Configuration Register | | | | 3.3 Target Configuration EEPROM | | | | 3.4 Endian Conventions | | | | 3.4.1 Intel CPU View | | | | 3.4.2 PowerPC CPU View | | | | 3.4.3 Intel CPU View with TCP201 switched to Big Endian | | | | 3.4.4 PowerPC CPU View with TCP201 switched to Big Endian | | | | 3.5 Big / Little Endian Mode setting | | | 4 | IP INTERFACE | 21 | | | 4.1 PCI9030 Local Space Assignment | 21 | | | 4.1.1 Local Space 0 Address Map | 22 | | | 4.1.2 Local Space 1 Address Map | | | | 4.1.3 Local Space 2 Address Map | | | | 4.1.4 Local Space 3 Address Map | | | | 4.2 IP Interface Register | | | | 4.2.1 Revision ID Register | | | | 4.2.2 IP Control Register | | | | 4.2.4 IP Status Register | | | | 4.3 IP Interrupts | | | 5 | IP STROBE SIGNAL | | | 6 | INSTALLATION OF INDUSTRYPACKS | | | | | | | 7 | INDICATORS | _ | | | 7.1 ACK- and Power- LEDs | | | | 7.2 Fuses and Filters | 34 | | 8 | PIN ASSIGNMENT | 35 | | | 8.1 IP Connectors | 35 | # **List of Figures** | FIGURE 1-1: BLOCK DIAGRAM | 6 | |-------------------------------------------------------------------|----| | FIGURE 3-1: INTEL CPU VIEW | 16 | | FIGURE 3-2: POWERPC CPU VIEW | 17 | | FIGURE 3-3: INTEL CPU VIEW WITH TCP201 SWITCHED TO BIG ENDIAN | 18 | | FIGURE 3-4: POWERPC CPU VIEW WITH TCP201 SWITCHED TO BIG ENDIAN | 19 | | FIGURE 3-5: PCI TO LOCAL BYTE LANE SWAPPING | 20 | | FIGURE 4-1: LOCAL SPACE 0 ADDRESS MAP | 22 | | FIGURE 5-1: IP STROBE SIGNAL | 32 | | FIGURE 6-1: I/O PIN ORDER | 33 | | Link of Tables | | | List of Tables | | | TABLE 2-1: TECHNICAL SPECIFICATION | | | TABLE 3-1: PCI CONFIGURATION REGISTER MAP | | | TABLE 3-2: LOCAL CONFIGURATION REGISTERS | | | TABLE 3-3: PCI9030 CONFIGURATION EEPROM CONTENT | 14 | | TABLE 4-1: PCI9030 LOCAL SPACE ASSIGNMENT | | | TABLE 4-2: LOCAL SPACE 1 ADDRESS MAP (IP A-D ID, INT, I/O SPACE) | 22 | | TABLE 4-3: LOCAL SPACE 2 ADDRESS MAP (IP A-D MEMORY SPACE 16 BIT) | 23 | | TABLE 4-4: LOCAL SPACE 3 ADDRESS MAP (IP A-D MEMORY SPACE 8 BIT) | 24 | | TABLE 4-5: REVISION ID REGISTER (PCI BASE ADDRESS 2 + 0X00) | 24 | | TABLE 4-6: IP A CONTROL REGISTER (PCI BASE ADDRESS 2 + 0X02) | 25 | | TABLE 4-7: IP B CONTROL REGISTER (PCI BASE ADDRESS 2 + 0X04) | 26 | | TABLE 4-8: IP C CONTROL REGISTER (PCI BASE ADDRESS 2 +0X06) | 27 | | TABLE 4-9: IP D CONTROL REGISTER (PCI BASE ADDRESS 2 + 0X08) | 28 | | TABLE 4-10: IP RESET REGISTER (PCI BASE ADDRESS 2 + 0X0A) | 29 | | TABLE 4-11: IP STATUS REGISTER (PCI BASE ADDRESS 2 + 0X0C) | 31 | | TABLE 7-1: IP ACK LED | 34 | | TABLE 7-2: IP POWER LED | 34 | | TABLE 8-1: IP.J1 LOGIC INTERFACE PIN ASSIGNMENT | 35 | # 1 Product Description The TCP201 is a standard 6U CompactPCI Carrier providing front I/O for up to 4 single-size or two double-size IndustryPack (IP) modules used to build modular, flexible and cost effective I/O solutions for applications in process control, medical systems, telecommunication and traffic control. For improved EMI protection, four HD50 SCSI-2 type connectors (AMP 787395-5) are mounted in the EMI front panel of the TCP201 and provide access to all IP I/O lines. Status indicators for IP access, +5V and +/-12V are provided in the front panel. The TCP201 can operate with 3.3V and 5.0V PCI I/O signaling voltage. All IP interrupt request lines are mapped to PCI INTA. For fast interrupt source detection, the TCP201 provides a special IP Interrupt Status Register. IP clock is selectable between 8 MHz and 32 MHz for each IP separately. Two memory spaces are provided for each IP, allowing linear addressing for either 16 bit or 8 bit memory on the IP. The IP power lines are fuse protected by self healing fuses and RF filtered. The operating temperature range is -40°C to +85°C. The TCP201 complies with the PICMG 2.0 Revision 3.0 CompactPCI specification. Figure 1-1: Block Diagram # 2 Technical Specification | Compact PCI Interface | Compact PCI 6U, conforming to PICMG 2.0 R3.0 | | | | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PCI Interface | PCI 2.2 compliant interface, 33 MHz, 32 bit | | | | | PCI I/O Signaling Voltage | 3.3V or 5.0V | | | | | IP Interface | According to IndustryPack specification ANSI / VITA 4-1995 | | | | | IP Slots | Four single-size or two double-size with I/O | | | | | IP Access | 8 / 16 bit | | | | | | 8 / 32 MHz, selectable per IP | | | | | | 8Mbyte memory space per IP | | | | | Mapping of IP Interrupts | All IP interrupts are mapped to PCI INTA, Local Interrupt Status Register | | | | | I/O Access | HD50 SCSI-2 type connector (AMP 787395-5) per IP, front panel I/O | | | | | DMA | Not supported | | | | | 32 Bit Access | Not supported | | | | | | | | | | | Status LEDs | ACK LED for each IP slot | | | | | | +5V Power LED for each IP slot | | | | | | +12V and -12V Power LED | | | | | Protection | Self healing fuses and RF-filtering on all IP power lines | | | | | Power Requirements | 280mA typical @ + 5V DC | | | | | without IP Modules | 1mA typical @ + 12V DC | | | | | | 1mA typical @ -12V DC | | | | | | Additional power is required by IP modules | | | | | Temperature Range | Operating - 40°C to + 85°C | | | | | | Storage - 40°C to + 85°C | | | | | MTBF | 170766 h MTBF values shown are based on calculation according to MIL-HDBK-217F and MIL-HDBK-217F Notice 2; Environment: G <sub>B</sub> 20°C. | | | | | | The MTBF calculation is based on component FIT rates provided by the component suppliers. If FIT rates are not available, MIL-HDBK-217F and MIL-HDBK-217F Notice 2 formulas are used for FIT rate calculation. | | | | | Weight | 310g | | | | | Size | 160mm x 233.35mm | | | | | Humidity | 5 – 95 % non-condensing | | | | | | | | | | Table 2-1: Technical Specification # 3 PCI Interface The TCP201 is accessible in the PCI Memory space. The PCI9030 PCI Target Chip from PLX Technology is used as PCI target device for accessing the IP interface. A FPGA is used on the PCI9030 local bus to build the IP interface and provide IP interface control registers. The PCI9030 provides four local spaces 0:3 that are used for the IP interface. Basic PCI9030 register configuration is loaded from a serial EEPROM after power-up or board reset. # 3.1 PCI Configuration (CFG) Registers ## 3.1.1 PCI Header | PCI CFG<br>Register | W | PCI<br>write<br>able | Read after initialization write access | | | | |---------------------|---------------|---------------------------------------------------------|----------------------------------------|-----------------|------------|--------------| | Address | 31 24 | 23 16 | 15 8 | 7 0 | able | (hex values) | | 0x00 | Devi | ce ID | Vend | dor ID | N | 20C9 1498 | | 0x04 | Sta | itus | Com | mand | Υ | 0280 0003 | | 0x08 | | Class Code | | Revision ID | N | 068000 00 | | 0x0C | BIST | Header Type | PCI Latency<br>Timer | Cache line Size | Y[7:0] | 00 00 00 00 | | 0x10 | PCI Base Ad | dress 0 for Mem N | /lapped Configurat | ion Registers | Υ | FFFFFF80 | | 0x14 | PCI Base A | ddress 1 for I/O M | apped Configuration | on Registers | Υ | FFFFFF81 | | 0x18 | PCI E | Base Address 2 for | Local Address Sp | ace 0 | Υ | FFFFF00 | | 0x1C | PCI E | Base Address 3 for | Local Address Sp | ace 1 | Υ | FFFFC00 | | 0x20 | PCI E | Base Address 4 for | Local Address Sp | ace 2 | Y | FE000000 | | 0x24 | PCI E | Base Address 5 for | Local Address Sp | ace 3 | Υ | FF000000 | | 0x28 | | Cardbus ( | CIS Pointer | | N | 00000000 | | 0x2C | Subsys | stem ID | Subsystem | Vendor ID | N | 200A 1498 | | 0x30 | PCI | Base Address for | Local Expansion F | ROM | Y | 00000000 | | 0x34 | | Reserved | | Next Cap P. | N | 000000 40 | | 0x38 | | Rese | erved | | N | 00000000 | | 0x3C | Max_Lat | Min_Gnt | Interrupt Pin | Interrupt Line | Y[7:0] | 00 00 01 00 | | 0x40 | Power Managen | nent Capabilities | Next Cap<br>Pointer | Capability ID | Ν | 4801 48 01 | | 0x44 | Data | PMCSR Bridge Power Management Control/Status Extensions | | Υ | 00 00 0000 | | | 0x48 | Reserved | Control/Status | Next_Cap<br>Pointer | Capability ID | Y[23:16] | 00 02 4C 06 | | 0x4C | VPD A | ddress | Next_Cap<br>Pointer | Capability ID | Y[31:16] | 0000 00 03 | | 0x50 | | VPD Data | a Register | | Y | 00000000 | Table 3-1: PCI Configuration Register Map #### 3.1.2 PCI Base Address Initialization PCI host bus-initialization software determines the required address space by an **initialization write access** (writing a value of all ones '1' to a PCI Base Address Register) and then reading back the value of the PCI Base Address Register. The PCI9030 (PCI Target chip) returns zero '0' in don't care address bits, specifying the required address space. The PCI software then maps the local address space into the PCI address space by programming the PCI Base Address Register. After programming the required address spaces the user must set bit 0 (enables I/O accesses) and bit 1 (enables memory accesses) of the Command Register (Offset 0x04) to '1'. #### 3.1.2.1 I/O Base Address Implementation - 1. Write a value of '1' to all bits of the PCI Base Address Registers 0 to 5. - 2. Check that bit 0 of the register contains a value of '1' (PCI9030 needs an I/O address space). - Starting at bit location 2 of the PCI Base Address Register, search for the first bit set to a value of '1'. This bit is the binary size of the total contiguous block of I/O address space needed by the PCI9030. For example, if bit 5 of the PCI Base Address Register is detected as the first bit set to '1', the PCI9030 is requesting a 32 byte block of I/O address space. 4. Write the start address of the requested I/O address space to the PCI Base Address Register. The PCI Base Address 1 for I/O Mapped Configuration Registers (128 byte) is used by the TCP201 as I/O address space. #### 3.1.2.2 Memory Base Address Implementation - 1. Write a value of '1' to all bits of the PCI Base Address Registers 0 to 5. - 2. Check that bit 0 of the register contains a value of '0' (PCI9030 needs a memory address space). - Starting at bit location 4 of the PCI Base Address Register, search for the first bit set to a value of '1'. This bit is the binary size of the total contiguous block of memory address space needed by the PCI9030. - For example, if bit 15 of the PCI Base Address Register is detected as the first bit set to '1', the PCI9030 is requesting a 32 kilobyte block of memory address space. - 4. Write the start address of the requested memory address block to the PCI Base Address Register. This memory address region must not conflict with any other memory space utilized within the system. In addition, it must comply with the definition contained in bits 1 and 2 of this register. The PCI Base Address 0 for Memory Mapped Configuration Registers (128 byte) and the PCI Base Addresses 2 to 5 for Local Address Space 0 to 3 are used by the TCP201 as memory address space. #### 3.1.2.3 Expansion ROM Base Address Implementation - 5. Write a value of '1' to bits 11 through 31 of PCI Base Address Local Expansion ROM Register. - 6. Starting at bit location 11 of the PCI Base Address Local Expansion ROM Register, search upward for the first bit set to a value of '1'. This bit is the binary size of the total contiguous block of memory address space needed by the PCI9030. - For example, if bit 16 of the PCI Base Address Local Expansion ROM Register is detected as the first bit set, the device is requesting a 64 kilobyte block of memory address space. - 7. Write the start address of the requested memory address block to the PCI Base Address Local Expansion ROM Register. This memory address region must not conflict with any other memory space utilized within the system. The Expansion ROM is not used by the TCP201. For further information please refer to the PCI9030 manual. ## 3.2 Local Configuration Register After reset, the Local Configuration Registers (LCRs) are loaded from the on board EEPROM. The LCRs are accessible in the PCI Base Address 0 Memory Mapped or in the PCI Base Address 1 I/O Mapped Configuration Registers. Do not change the value of these registers because these values are hardware dependent. | PCI (Offset<br>from Local<br>Base<br>Address) | Register | Value | Description | |-----------------------------------------------|---------------------------------------|------------|-----------------------------------------| | 0x00 | Local Address Space 0 Range | 0x0FFFFF00 | IP Interface Register (256 byte) | | 0x04 | Local Address Space 1 Range | 0x0FFFFC00 | IP A-D ID-, INT-, I/O-Space<br>(1kByte) | | 0x08 | Local Address Space 2 Range | 0x0E000000 | IP A-D MEM Space (16 bit)<br>(32Mbyte) | | 0x0C | Local Address Space 3 Range | 0x0F000000 | IP A-D MEM Space (8 bit)<br>(16Mbyte) | | 0x10 | Local Exp. ROM Range | 0x00000000 | Not used | | 0x14 | Local Re-map Register Space 0 | 0x08000001 | Enabled | | 0x18 | Local Re-map Register Space 1 | 0x04000001 | Enabled | | 0x1C | Local Re-map Register Space 2 | 0x00000001 | Enabled | | 0x20 | Local Re-map Register Space 3 | 0x02000001 | Enabled | | 0x24 | Local Re-map Register ROM | 0x00000000 | Not used | | 0x28 | Local Address Space 0 Descriptor | 0xD44160A0 | Timing local Space 0 | | 0x2C | Local Address Space 1 Descriptor | 0x144120A2 | Timing local Space 1 | | 0x30 | Local Address Space 2 Descriptor | 0x144120A2 | Timing local Space 2 | | 0x34 | Local Address Space 3 Descriptor | 0x140120A2 | Timing local Space 3 | | 0x38 | Local Exp. ROM Descriptor | 0x00000000 | Not used | | 0x3C | Chip Select 0 Base Address | 0x08000081 | CS for local Space 0 | | 0x40 | Chip Select 1 Base Address | 0x04000201 | CS for local Space 1 | | 0x44 | Chip Select 2 Base Address | 0x01000001 | CS for local Space 2 | | 0x48 | Chip Select 3 Base Address | 0x02800001 | CS for local Space 3 | | 0x4C | Interrupt Control/Status | 0x00000041 | Interrupt Configuration | | 0x4E | EEPROM Write Protect Boundary | 0x00000000 | No write protection | | 0x50 | Miscellaneous Control Register | 0x007A4000 | Retry Delay = max | | 0x54 | General Purpose I/O Control | 0x02249252 | GPI/O2=CS2#<br>GPI/O3=CS3# | | 0x70 | Hidden 1 Power Management data select | 0x00000000 | Not used | | 0x74 | Hidden 2 Power Management data scale | 0x00000000 | Not used | Table 3-2: Local Configuration Registers ## 3.3 Target Configuration EEPROM After reset, the PCI9030 starts to load the configuration sequence from the on board EEPROM. This EEPROM contains the following configuration data. • From 0x00 to 0x27 : PCI – Configuration • From 0x28 to 0x87 : Local – Configuration | EEPROM Address | 0x00 | 0x02 | 0x04 | 0x06 | 0x08 | 0x0A | 0x0C | 0x0E | |----------------|--------|--------|--------|--------|--------|--------|--------|--------| | | | | | | | | | | | 0x00 | 0x20C9 | 0x1498 | 0x0280 | 0x0000 | 0x0680 | 0x0000 | 0x200A | 0x1498 | | 0x10 | 0x0000 | 0x0040 | 0x0000 | 0x0100 | 0x4801 | 0x0001 | 0x0000 | 0x0000 | | 0x20 | 0x0000 | 0x4C06 | 0x0000 | 0x0003 | 0x0FFF | 0xFF00 | 0x0FFF | 0xFC00 | | 0x30 | 0x0E00 | 0x0000 | 0x0F00 | 0x0000 | 0x0000 | 0x0000 | 0x0800 | 0x0001 | | 0x40 | 0x0400 | 0x0001 | 0x0000 | 0x0001 | 0x0200 | 0x0001 | 0x0000 | 0x0000 | | 0x50 | 0xD441 | 0x60A0 | 0x1441 | 0x20A2 | 0x1441 | 0x20A2 | 0x1401 | 0x20A2 | | 0x60 | 0x0000 | 0x0000 | 0x0800 | 0x0081 | 0x0400 | 0x0201 | 0x0100 | 0x0001 | | 0x70 | 0x0280 | 0x0001 | 0x0000 | 0x0041 | 0x007A | 0x4000 | 0x0224 | 0x9252 | | 0x80 | 0x0000 | 0x0000 | 0x0000 | 0x0000 | 0xFFFF | 0xFFFF | 0xFFFF | 0xFFFF | | 0x90 | 0xFFFF | 0xA0 | 0xFFFF | 0xB0 | 0xFFFF | 0xC0 | 0xFFFF | 0xD0 | 0xFFFF | 0xE0 | 0xFFFF | 0xF0 | 0xFFFF Table 3-3: PCI9030 Configuration EEPROM Content ### 3.4 Endian Conventions This chapter tries to illuminate the mixed use of Big Endian and Little Endian convention in one system. The major difference between Big Endian and Little Endian are swapped byte lanes. The byte lanes for 16 bit and 32 bit data busses with Big Endian and Little Endian are shown below: Little Endian convention on a 16 bit Data Bus: | Byte Lane | Byte 1 | Byte 0 | |-----------|----------|---------------| | Data Line | D15 : D8 | D7 : D0 (LSB) | Big Endian convention on a 16 bit Data Bus: | Byte Lane | Byte 0 | Byte 1 | |-----------|----------|---------------| | Data Line | D15 : D8 | D7 : D0 (LSB) | Little Endian convention on a 32 bit Data Bus: | Byte Lane | Byte 3 | Byte 2 | Byte 1 | Byte 0 | |-----------|-----------|-----------|----------|---------------| | Data Line | D31 : D24 | D23 : D16 | D15 : D8 | D7 : D0 (LSB) | Big Endian convention on a 32 bit Data Bus: | Byte Lane | Byte 0 | Byte 1 | Byte 2 | Byte 3 | |-----------|-----------|-----------|----------|---------------| | Data Line | D31 : D24 | D23 : D16 | D15 : D8 | D7 : D0 (LSB) | The PCI Bus and all Intel CPUs work in Little Endian mode. VMEbus, PowerPC and 68K CPUs work in Big Endian mode. Most IP modules, which are common in VMEbus systems, also use Big Endian byte ordering. The TCP201 works in Little Endian mode by default, but can be switched to work in Big Endian mode. This leads to 4 major Big- Little Endian combinations in one system: - Little Endian CPU with TCP201 (Little Endian) and IP module (Big Endian) - Little Endian CPU with TCP201 (Big Endian) and IP module (Big Endian) - Big Endian CPU with TCP201 (Big Endian) and IP module (Big Endian) - Big Endian CPU with TCP201 (Little Endian) and IP module (Big Endian) See the next four subchapters for a detailed view on these combinations. ### 3.4.1 Intel CPU View Figure 3-1: Intel CPU View ### 3.4.2 PowerPC CPU View Figure 3-2: PowerPC CPU View ## 3.4.3 Intel CPU View with TCP201 switched to Big Endian Figure 3-3: Intel CPU View with TCP201 switched to Big Endian ## 3.4.4 PowerPC CPU View with TCP201 switched to Big Endian Figure 3-4: PowerPC CPU View with TCP201 switched to Big Endian ## 3.5 Big / Little Endian Mode setting The PCI target chip of the TCP201, the PCI9030 can be set to convert to Big Endian data ordering on the local bus. This is useful for IP modules that use Big Endian byte ordering. Big Endian byte ordering is the convention used in the Motorola 68000 microprocessor family and is the VMEbus convention. Changing Local Space 0, 1 or 2 to Big Endian mode results in swapped data lines of the local bus: A 32 bit access is separated by the PCI9030 into two local 16 bit accesses. Byte lane 0 and 1 are swapped, and byte lane 2 and 3 are swapped. During 16 bit access, the upper and lower bytes are displayed in reverse order. During 8 bit access odd and even addresses are swapped. To access Address 0x00, the Address 0x01 must be used. An access to Address 0x01 is done by Address 0x00. Figure 3-5: PCI to Local Byte lane swapping The local Endian mode of the PCI9030 can be changed for each local space separately. This is done by changing the value of bit 24 in the corresponding Bus Region Descriptor Register: To change local Space 0, that provides access to the local control and status registers, from Little Endian to Big Endian mode, write 0xD5 to PCI BAR0 + 0x2B. To change local Space 1, that provides access to IP I/O- ID and INT- Space, from Little Endian to Big Endian mode, write 0x15 to PCI BAR0 + 0x2F. To change local Space 2, that provides access to the IP MEM-Space (16 bit port), from Little Endian to Big Endian mode, write 0x15 to PCI BAR0 + 0x33. Changing local Space 3 from Little Endian to Big Endian mode has no effect, because this space has only an 8 bit port. # 4 IP Interface The IP FPGA provides the interface between the PCI9030 local bus and the IP slots. The IP FPGA also provides the IP Interface Control Registers. A PCI access to the TCP201 will be terminated in every case. If the IP does not generate an ACK#, a local timeout will terminate the IP access after a timeout time of 8µs and the timeout bit is set in the IP Status Register. All F's are returned for read cycles. The IP FPGA is configured at power-up by an on board serial PROM. ## 4.1 PCI9030 Local Space Assignment The PCI9030 local spaces must be used to access the IP Interface. The PCI base address for each local space can be obtained from the PCI9030 PCI configuration register space. Space 0 contains the IP Control and Status Register. Space 1 provides access to I/O ID and INT Space of all IPs. Space 2 is used for the IP A-D Memory space. Space 3 is also used for IP A-D Memory space, but provides linear addressing for IP modules, that use only D7:0. | PCI9030<br>Local Space | Size<br>(Byte) | Port Width<br>(Bit) | Endian Mode | IP Interface Space | |------------------------|----------------|---------------------|-------------|---------------------------| | 0 | 256 | 16 | Little | IP Interface Register | | 1 | 1K | 16 | Little | IP A-D ID, INT, I/O Space | | 2 | 32M | 16 | Little | IP A-D MEM Space (16 bit) | | 3 | 16M | 8 | Little | IP A-D MEM Space (8 bit) | Table 4-1: PCI9030 Local Space Assignment ### 4.1.1 Local Space 0 Address Map The PCI9030 local space 0 is used for the IP Interface Registers. The PCI base address for local space 0 can be obtained from the PCIBAR2 Register at offset 0x18 in the PCI9030 PCI configuration register space. | PCI Base Address 2 + | Size(Byte) | Register | |----------------------|------------|--------------| | 0x00 | 2 | REVISION ID | | 0x02 | 2 | IP A CONTROL | | 0x04 | 2 | IP B CONTROL | | 0x06 | 2 | IP C CONTROL | | 0x08 | 2 | IP D CONTROL | | 0x0A | 2 | RESET | | 0x0C | 2 | STATUS | | 0x0E | 2 | Reserved | | 0x10 - 0xFF | 240 | Reserved | Figure 4-1: Local Space 0 Address Map ### 4.1.2 Local Space 1 Address Map The PCI9030 local space 1 is used for the IP A-D ID, INT and I/O space. The PCI base address for local space 1 can be obtained from the PCIBAR3 Register at offset 0x1C in the PCI9030 PCI configuration register space. | PCI Base Address 3 + | | Size | Description | |----------------------|-------------|--------|----------------| | Start | End | (Byte) | | | 0x0000_0000 | 0x0000_007F | 128 | IP A I/O Space | | 0x0000_0080 | 0x0000_00BF | 64 | IP A ID Space | | 0x0000_00C0 | 0x0000_00FF | 64 | IP A INT Space | | 0x0000_0100 | 0x0000_017F | 128 | IP B I/O Space | | 0x0000_0180 | 0x0000_01BF | 64 | IP B ID Space | | 0x0000_01C0 | 0x0000_01FF | 64 | IP B INT Space | | 0x0000_0200 | 0x0000_027F | 128 | IP C I/O Space | | 0x0000_0280 | 0x0000_02BF | 64 | IP C ID Space | | 0x0000_02C0 | 0x0000_02FF | 64 | IP C INT Space | | 0x0000_0300 | 0x0000_037F | 128 | IP D I/O Space | | 0x0000_0380 | 0x0000_03BF | 64 | IP D ID Space | | 0x0000_03C0 | 0x0000_03FF | 64 | IP D INT Space | Table 4-2: Local Space 1 Address Map (IP A-D ID, INT, I/O Space) The TCP201 supports read and write cycles to the IP I/O space. The TCP201 supports read and write cycles to the IP ID space. A PCI access to the TCP201 will be terminated in every case. If the IP supports write access to its ID space, data will be written to the ID-PROM. If the IP does not support write access to its ID space, no ACK# will be generated by the IP to the local control logic, and a local timeout will terminate the IP write cycle after a timeout time of 8µs and the timeout bit is set in the IP Status Register. The TCP201 supports read and write cycles to the IP INT space. A read access to the IP INT space initiates an IP interrupt acknowledge cycle. A read access with address A1=0 (i.e. 0x0000\_00c0) initiates an interrupt acknowledge cycle for IP INT0#, a read access with address A1=1 (i.e. 0x0000\_00C2) initiates an interrupt acknowledge cycle for IP INT1#. The read access returns the interrupt vector. This feature is helpful for IP modules that require an interrupt acknowledge cycle to remove their pending interrupt request. If the IP does not support write access to its INT space, no ACK# will be generated by the IP, and a local timeout will terminate the cycle after a timeout time of 8µs and the timeout bit is set in the IP Status Register. #### 4.1.3 Local Space 2 Address Map The PCI9030 local space 2 is used for the IP A-D Memory space (16 bit port). IPs with Memory space that uses D7:0 only, should be accessed via Local Space 3. See section below for details. The PCI base address for local space 2 can be obtained from the PCIBAR4 Register at offset 0x20 in the PCI9030 PCI configuration register space. | PCI Base Address 4 + | | Size | Description | |----------------------|-------------|--------|-------------------------| | Start | End | (Byte) | | | 0x0000_0000 | 0x007F_FFFF | 8M | IP A MEM Space (16 bit) | | 0x0080_0000 | 0x00FF_FFFF | 8M | IP B MEM Space (16 bit) | | 0x0100_0000 | 0x017F_FFFF | 8M | IP C MEM Space (16 bit) | | 0x0180_0000 | 0x01FF_FFFF | 8M | IP D MEM Space (16 bit) | Table 4-3: Local Space 2 Address Map (IP A-D Memory Space 16 bit) ### 4.1.4 Local Space 3 Address Map The PCI9030 local space 3 is used for the IP A-D Memory space (8 bit port). This space allows linear addressing of the IP memory space for IP's with 8 bit port width (D0-D7) only. The PCI base address for local space 3 can be obtained from the PCIBAR5 Register at offset 0x24 in the PCI9030 PCI configuration register space. | Offset (Base = PCI Base Address 5) | | Size (Byte) | Description | |------------------------------------|-------------|-------------|------------------------| | Start | End | | | | | | | | | 0x0000_0000 | 0x003F_FFFF | 4M | IP A MEM Space (8 bit) | | 0x0040_0000 | 0x007F_FFFF | 4M | IP B MEM Space (8 bit) | | 0x0080_0000 | 0x00BF_FFFF | 4M | IP C MEM Space (8 bit) | | 0x00C0_0000 | 0x00FF_FFFF | 4M | IP D MEM Space (8 bit) | Table 4-4: Local Space 3 Address Map (IP A-D Memory Space 8 bit) ## 4.2 IP Interface Register ### 4.2.1 Revision ID Register The Revision ID Register shows the revision of the on board IP FPGA logic. Initial Value is 0x00. Changes in the on board FPGA logic will be signed by incrementing the register value. | Bit | Name | Description | |-------------|--------|------------------------| | 15<br>(MSB) | - | | | 14 | - | Read: | | 13 | - | Always 0 | | 12 | - | | | 11 | - | Write: | | 10 | - | No Effect | | 9 | - | | | 8 | - | | | 7 | REV_ID | | | 6 | | | | 5 | | Read: | | 4 | | FPGA Logic Revision ID | | 3 | | Write: | | 2 | | No Effect | | 1 | | | | 0 (LSB) | | | Table 4-5: Revision ID Register (PCI Base Address 2 + 0x00) ### 4.2.2 IP Control Register The IP Control Registers can be used to control IP interrupts, recover time and clock rate. Each IP has its own IP Control Register. After power-up or board reset, all bits in the IP Control Register are cleared (0). Each IP interrupt can be enabled or disabled separately. Interrupt detection can be switched between level and edge sensitive. Edge sensitive interrupts must be cleared by a write to the corresponding bit in the IP Status Register. If the ERR\_INT\_EN bit is set to "1", an active IP ERROR# line will generate an interrupt. This interrupt can be cleared by setting the ERR\_INT\_EN bit of the corresponding IP to "0". The status of the IP ERROR# line can be read from the IP Status Register. If the TIME\_INT\_EN bit is set to "1" and an IP timeout occurs, the TCP201 will generate an interrupt. This interrupt can be cleared by writing '1' to the corresponding IP timeout status bit in the IP Status Register. If IP recover time is enabled for an IP slot, an IP cycle for this slot will not begin until the IP recover time is expired. The IP recover time is app. 1µs. IP clock rate can be selected between 8 MHz and 32 MHz for each IP separately. After power-up or board reset, the clock rate is set to 8 MHz for all IPs. | Bit | Name | Description | |----------|-------------|---------------------------------------| | 15 (MSB) | - | Read: | | 14 | - | Always 0 | | 13 | - | Write: | | 12 | - | No effect, should be written with 0's | | 11 | - | The chook, chould be written with a c | | 10 | - | | | 9 | - | | | 8 | - | | | 7 | INT1_EN | 0 : IP A interrupt 1 disabled | | | | 1 : IP A interrupt 1 enabled | | 6 | INT0_EN | 0 : IP A interrupt 0 disabled | | | | 1 : IP A interrupt 0 enabled | | 5 | INT1_SENSE | 0 : IP A interrupt 1 level sensitive | | | | 1 : IP A interrupt 1 edge sensitive | | 4 | INT0_SENSE | 0 : IP A interrupt 0 level sensitive | | | | 1 : IP A interrupt 0 edge sensitive | | 3 | ERR_INT_EN | 0 : IP A error interrupt disabled | | | | 1 : IP A error interrupt enabled | | 2 | TIME_INT_EN | 0 : IP A timeout interrupt disabled | | | | 1 : IP A timeout interrupt enabled | | 1 | RECOVER | 0 : IP A recover time disabled | | | | 1 : IP A recover time enabled | | 0 (LSB) | CLKRATE | 0 : IP A clock rate 8 MHz | | | | 1 : IP A clock rate 32 MHz | Table 4-6: IP A Control Register (PCI Base Address 2 + 0x02) | Bit | Name | Description | |----------|-------------|----------------------------------------------| | 15 (MSB) | - | Read : | | 14 | - | Always 0 | | 13 | - | 10/ | | 12 | - | Write: No effect, should be written with 0's | | 11 | - | The effect, effected be written with e.e. | | 10 | - | | | 9 | - | | | 8 | - | | | 7 | INT1_EN | 0 : IP B interrupt 1 disabled | | | | 1 : IP B interrupt 1 enabled | | 6 | INT0_EN | 0 : IP B interrupt 0 disabled | | | | 1 : IP B interrupt 0 enabled | | 5 | INT1_SENSE | 0 : IP B interrupt 1 level sensitive | | | | 1 : IP B interrupt 1 edge sensitive | | 4 | INT0_SENSE | 0 : IP B interrupt 0 level sensitive | | | | 1 : IP B interrupt 0 edge sensitive | | 3 | ERR_INT_EN | 0 : IP B error interrupt disabled | | | | 1 : IP B error interrupt enabled | | 2 | TIME_INT_EN | 0 : IP B timeout interrupt disabled | | | | 1 : IP B timeout interrupt enabled | | 1 | RECOVER | 0 : IP B recover time disabled | | | | 1 : IP B recover time enabled | | 0 (LSB) | CLKRATE | 0 : IP B clock Rate 8 MHz | | | | 1 : IP B clock Rate 32 MHz | Table 4-7: IP B Control Register (PCI Base Address 2 + 0x04) | Bit | Name | Description | |----------|-------------|------------------------------------------| | 15 (MSB) | - | Read: | | 14 | - | Always 0 | | 13 | - | Write: | | 12 | - | No effect, should be written with 0's | | 11 | - | The choos, choose so the control that co | | 10 | - | | | 9 | 1 | | | 8 | - | | | 7 | INT1_EN | 0 : IP C interrupt 1 disabled | | | | 1 : IP C interrupt 1 enabled | | 6 | INT0_EN | 0 : IP C interrupt 0 disabled | | | | 1 : IP C interrupt 0 enabled | | 5 | INT1_SENSE | 0 : IP C interrupt 1 level sensitive | | | | 1 : IP C interrupt 1 edge sensitive | | 4 | INT0_SENSE | 0 : IP C interrupt 0 level sensitive | | | | 1 : IP C interrupt 0 edge sensitive | | 3 | ERR_INT_EN | 0 : IP C error interrupt disabled | | | | 1 : IP C error interrupt enabled | | 2 | TIME_INT_EN | 0 : IP C timeout interrupt disabled | | | | 1 : IP C timeout interrupt enabled | | 1 | RECOVER | 0 : IP C recover time disabled | | | | 1 : IP C recover time enabled | | 0 (LSB) | CLKRATE | 0 : IP C clock rate 8 MHz | | | | 1 : IP C clock rate 32 MHz | Table 4-8: IP C Control Register (PCI Base Address 2 +0x06) | Bit | Name | Description | |----------|-------------|---------------------------------------| | 15 (MSB) | - | Read: | | 14 | - | Always 0 | | 13 | - | Write: | | 12 | - | No effect, should be written with 0's | | 11 | - | The chook, chooke be written with 6 c | | 10 | - | | | 9 | - | | | 8 | - | | | 7 | INT1_EN | 0 : IP D interrupt 1 disabled | | | | 1 : IP D interrupt 1 enabled | | 6 | INT0_EN | 0 : IP D interrupt 0 disabled | | | | 1 : IP D interrupt 0 enabled | | 5 | INT1_SENSE | 0 : IP D interrupt 1 level sensitive | | | | 1 : IP D interrupt 1 edge sensitive | | 4 | INT0_SENSE | 0 : IP D interrupt 0 level sensitive | | | | 1 : IP D interrupt 0 edge sensitive | | 3 | ERR_INT_EN | 0 : IP D error interrupt disabled | | | | 1 : IP D error interrupt enabled | | 2 | TIME_INT_EN | 0 : IP D timeout interrupt disabled | | | | 1 : IP D timeout interrupt enabled | | 1 | RECOVER | 0 : IP D recover time disabled | | | | 1 : IP D recover time enabled | | 0 (LSB) | CLKRATE | 0 : IP D clock rate 8 MHz | | | | 1 : IP D clock rate 32 MHz | Table 4-9: IP D Control Register (PCI Base Address 2 + 0x08) #### 4.2.3 IP Reset Register The IP Reset Register can be used to initiate an IP RESET cycle and to detect when the IP RESET cycle has finished. Each IP RESET# signal can be asserted separately. Writing a 1 to bit 3, 2, 1, or 0 of the IP Reset Register initiates that the reset cycle and the corresponding IP RESET# signal is asserted. After 200 ms, the on board logic automatically negates the IP RESET# signal and completes the IP Reset cycle. The IP Reset Register can be read to verify the IP reset status. At power-up or board reset, all IP RESET# signals are asserted simultaneously. | Bit | Name | Description | |----------|-----------|-------------------------------------------------------------------------------| | 15 (MSB) | - | Read: | | 14 | - | Always 0 | | 13 | - | Write: | | 12 | - | No effect, should be written with 0's | | 11 | - | The choos, choose so whiteh war of | | 10 | - | | | 9 | - | | | 8 | - | | | 7 | - | | | 6 | - | | | 5 | - | | | 4 | | | | 3 | IPD_RESET | Read: 0 : IP RESET# - signal is de-asserted | | 2 | IPC_RESET | 1 : IP RESET# - signal is asserted | | 1 | IPB_RESET | Write: 0 : No effect | | 0 (LSB) | IPA_RESET | 1 : Assert corresponding IP RESET# - signal (automatic negation after 200 ms) | Table 4-10: IP Reset Register (PCI Base Address 2 + 0x0A) ### 4.2.4 IP Status Register The IP Status Register can be used to read IP timeout, error and interrupt status. An IP timeout occurs if the IP module fails to generate the IP ACK# signal within the IP timeout time. The IP timeout time is app. 8µs. An IP timeout is not reported to the PCI9030 or the PCI master, but in the IP Status Register. If the corresponding IP\_TIME\_EN bit in the IP Control Register is set, an interrupt is generated if a timeout occurs. This interrupt can be cleared by writing '1' to the timeout status bit. If a timeout occurs during an IP read, all ones (0xFF) are returned. The IP ERROR# signal is used to indicate component failure, unrecoverable self-test failures or serious, hard-wired configuration errors. The status of the IP ERROR# signals can be read in the IP Status Register. Interrupt status of all IP interrupt lines can read in the IP Status Register. If edge sensitive interrupt is enabled (see IP Control Register for detail) and an interrupt is active, writing a "1" to bit 7:0 clears the corresponding interrupt status. | Bit | Name | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------| | 15 (MSB) | TIME_D | Read: 0: IP_D timeout has not occurred 1: IP_D timeout has occurred Write: 0: No effect 1: Clear IP_D timeout status | | 14 | TIME_C | Read: 0: IP_C timeout has not occurred 1: IP_C timeout has occurred Write: 0: No effect 1: Clear IP_C timeout status | | 13 | TIME_B | Read: 0: IP_B timeout has not occurred 1: IP_B timeout has occurred Write: 0: No effect 1: Clear IP_B timeout status | | 12 | TIME_A | Read: 0: IP_A timeout has not occurred 1: IP_A timeout has occurred Write: 0: No effect 1: Clear IP_A timeout status | | 11 | ERR_D | Read: 0: IP_D ERROR# signal de-asserted 1: IP_D ERROR# signal asserted Write: 0: No effect 1: No effect | | 10 | ERR_C | Read: 0: IP_C ERROR# signal de-asserted 1: IP_C ERROR# signal asserted Write: 0: No effect 1: No effect | | 9 | ERR_B | Read: 0: IP_B ERROR# signal de-asserted 1: IP_B ERROR# signal asserted Write: 0: No effect 1: No effect | | 8 | ERR_A | Read: 0: IP_A ERROR# signal de-asserted 1: IP_A ERROR# signal asserted Write: 0: No effect 1: No effect | | 7 | INT1_D | Read: 0: No IP_D interrupt 1 request 1: Active IP_D interrupt 1 request Write: 0: No effect 1: Clear edge sensitive IP_D interrupt 1 status | | 6 | INTO_D | Read: 0: No IP_D interrupt 0 request 1: Active IP_D interrupt 0 request Write: 0: No effect 1: Clear edge sensitive IP_D interrupt 0 status | | 5 | INT1_C | Read: 0: No IP_C interrupt 1 request 1: Active IP_C interrupt 1 request Write: 0: No effect 1: Clear edge sensitive IP_C interrupt 1 status | | Bit | Name | Description | |---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | INTO_C | Read: 0: No IP_C interrupt 0 request 1: Active IP_C interrupt 0 request Write: 0: No effect 1: Clear edge sensitive IP_C interrupt 0 status | | 3 | INT1_B | Read: 0: No IP_B interrupt 1 request 1: Active IP_B interrupt 1 request Write: 0: No effect 1: Clear edge sensitive IP_B interrupt 1 status | | 2 | INT0_B | Read: 0: No IP_B interrupt 0 request 1: Active IP_B interrupt 0 request Write: 0: No effect 1: Clear edge sensitive IP_B interrupt 0 status | | 1 | INT1_A | Read: 0: No IP_A interrupt 1 request 1: Active IP_A interrupt 1 request Write: 0: No effect 1: Clear edge sensitive IP_A interrupt 1 status | | 0 (LSB) | INTO_A | Read: 0: No IP_A interrupt 0 request 1: Active IP_A interrupt 0 request Write: 0: No effect 1: Clear edge sensitive IP_A interrupt 0 status | Table 4-11: IP Status Register (PCI Base Address 2 + 0x0C) ## 4.3 IP Interrupts All IP interface interrupt sources (Timeout, Error, IP A-D INT0, IP A-D INT1) are mapped to PCI interrupt INTA#. For quick interrupt source detection, the IP Status Register can be read to determine the IP interrupt source. Level sensitive IP interrupts, which are most common for IP modules are cleared by either an interrupt acknowledge cycle to the IP or by accessing an Interrupt Status Register on the IP module. A read access to the IP INT space initiates an IP interrupt acknowledge cycle. A read access with address A1=0 (i.e. 0x0000\_00c0) initiates an interrupt acknowledge cycle for IP INT0#, a read access with address A1=1 (i.e. 0x0000\_00C2) initiates an interrupt acknowledge cycle for IP INT1#. The read access returns the interrupt vector. This feature is helpful for IP modules that require an interrupt acknowledge cycle to remove their pending interrupt request. Timeout interrupts and edge sensitive IP interrupts must be cleared in the IP Status Register. IP Error interrupts must be cleared in the corresponding IP Control Register. # 5 IP Strobe Signal The IP strobe signal is an uncommitted line of the IP logic interface, which may be used as an optional input to or output from an IP module. It is reserved for a digital strobe or clock signal related to the functionality of the IP. Strobe signals of all IP slots are accessible on the TCP201 via a 4-pin jumper field. Figure 5-1: IP Strobe Signal # 6 Installation of IndustryPacks Before installing an IndustryPack, be sure that the power supply for the TCP201 is turned off. The component is an Electrostatic Sensitive Device (ESD). Use an anti-static mat connected to a wristband when handling or installing the components. Installing IndustryPacks on the TCP201 is done by simply snapping them into one of the four IP slots. The connectors are keyed, so the IndustryPack can only be installed correctly. After an IP has been installed it can be secured on the carrier board. This is normally necessary only in high vibration or shock environments. Screws and spacers are required to fix a single IP on the TCP201. They can be ordered from TEWS TECHNOLOGIES (Part number: TIPxxx-HK). All IPs mate with 50-pin SCSI-2 type connectors (AMP 787395-5) for their I/O. The PCB and front panel labeling indicates, which connector is associated with the according IP slot. Pin 1 for each cable is identified by the mark on the connector or a square solder pad. Figure 6-1: I/O Pin Order # 7 Indicators ### 7.1 ACK- and Power- LEDs For a quick visual inspection the TCP201 offers 10 LEDs in the front panel. Each IndustryPack has its own "ACK"-LED, which is lit for about 200ms whenever an access to the corresponding IP happens. | Function | Label | Color | Color Description | | |----------|-------|-------|-----------------------------|--| | IP A ACK | Α | green | Indicates access to IP A | | | IP B ACK | В | green | Indicates access to IP B | | | IP C ACK | С | green | en Indicates access to IP C | | | IP D ACK | D | green | Indicates access to IP D | | Table 7-1: IP ACK LED Additionally there are 6 green Power-LEDs on the TCP201: | Function | Label | Color | Description | | | |-----------------------|-------|-------|--------------------------------|--|--| | IP A +5V | +5V A | green | | | | | IPB +5V | +5V B | green | LED = "on": IP power supply ok | | | | IP C +5V | +5V C | green | | | | | IP D +5V | +5V D | green | | | | | +12V common to all IP | +12V | green | LED = "on": +12V power ok | | | | -12V common to all IP | -12V | green | LED = "on": -12V power ok | | | Table 7-2: IP Power LED ## 7.2 Fuses and Filters All IP slots are fuse protected. The fuses used on the TCP201 are self-healing fuses. For improved performance the TCP201 provides RF filtering and decoupling capacitors on all IP power lines. # 8 Pin Assignment ### 8.1 IP Connectors The table below shows the complete IP J1 logic interface pin assignments. Some of these signals are not used on the TCP201. | Pin# | Signal | Pin# | Signal | Pin# | Signal | Pin# | Signal | |------|--------|------|--------|------|----------|------|----------| | 1 | GND | 2 | CLK | 26 | GND | 27 | +5V | | 3 | Reset# | 4 | D0 | 28 | R/W# | 29 | IDSel# | | 5 | D1 | 6 | D2 | 30 | DMAReq0# | 31 | MemSel# | | 7 | D3 | 8 | D4 | 32 | DMAReq1# | 33 | IntSel# | | 9 | D5 | 10 | D6 | 34 | DMAck# | 35 | IOSel# | | 11 | D7 | 12 | D8 | 36 | Reserved | 37 | A1 | | 13 | D9 | 14 | D10 | 38 | DMAEnd# | 39 | A2 | | 15 | D11 | 16 | D12 | 40 | Error# | 41 | A3 | | 17 | D13 | 18 | D14 | 42 | IntReq0# | 43 | A4 | | 19 | D15 | 20 | BS0# | 44 | IntReq1# | 45 | A5 | | 21 | BS1# | 22 | -12V | 46 | Strobe# | 47 | A6 | | 23 | +12V | 24 | +5V | 48 | ACK# | 49 | Reserved | | 25 | GND | | | 50 | GND | | | Table 8-1: IP J1 Logic Interface Pin Assignment The IP J2 I/O connector routes the IP I/O lines directly to the appropriate pins of the HD50 SCSI-2 type connector. The pin assignment of the IP J2 I/O connector is IP specific.