

# TQMC600 Reconfigurable FPGA with Digital I/O



TQMC600 Block Diagram

### **Application Information**

The TQMC600 is a VITA 93.0 compatible single-width QMC offering a user programmable AMD Artix 7 7A50T FPGA.

Depending on the order option the TQMC600 offers 32 ESD-protected 5V-tolerant TTL lines or 16 differential I/O lines using ESD-protected EIA-422 / EIA-485 compatible line transceivers or Multipoint-LVDS transceivers.

All I/O lines are individually programmable as input or output. TTL I/O lines can be set to high, low, or tristate. Differential I/O lines are terminated, EIA-422 / EIA-485 lines with 120  $\Omega$ , M-LVDS lines with 100  $\Omega$ .

The User FPGA is configured by a SPI flash. An in-circuit debugging option is available via the QMC's JTAG interface for read back and real-time debugging of the FPGA design (using the Vivado ILA).

User applications for the TQMC600 with 7A50T FPGA can be developed using the design software Vivado Design Suite HL WebPACK Edition, which can be downloaded free of charge from <a href="https://www.xilinx.com">www.xilinx.com</a>.

TEWS offers a well-documented basic FPGA Example Application design. It includes a constraints file with all

necessary pin assignments and basic timing constraints. The example design covers the main functionalities of the TQMC600. It implements PCIe to register mapping and basic I/O. It comes as a Xilinx Vivado Design Suite project with source code and as a ready-to-download bit stream.

The TQMC600 is available as air cooled and conduction cooled variant.



Conduction Cooled QMC

TEWS Technologies GmbH keeps the right to change technical specification without further notice. All trademarks mentioned are property of their respective owners.



## The Embedded I/O Company

#### **Technical Information**

- Form Factor: Standard single QMC conforming to VITA 93.0
  - O Board size: 78.25 mm x 26 mm
- O PCI Express 2.1 compliant interface
- O Artix-7 User programmable FPGA
  - O Xilinx XC7A50T-2
  - O PCIe endpoint in FPGA
- O 128 Mbit SPI-EEPROM for FPGA configuration and User Data
- O Digital I/O
  - O 32 ESD-protected 5 V-tolerant TTL lines (-10R)
  - O 16 differential EIA-422 / EIA-485 lines (-11R)
  - O 16 differential M-LVDS lines (-12R)
  - Direction individually programmable
- O Operating temperature -40 °C to +85 °C

#### **Order Information**

#### **RoHS Compliant**

TQMC600-10R-A 32 TTL I/O, Artix-7 7A50T FPGA, air cooled

TQMC600-10R-H 32 TTL I/O, Artix-7 7A50T FPGA, conduction cooled

TQMC600-11R-A 16 differential EIA-422 / EIA-485 I/O, Artix-7 7A50T FPGA, air cooled

TQMC600-11R-H 16 differential EIA-422 / EIA-485 I/O, Artix-7 7A50T FPGA, conduction cooled

TQMC600-12R-A 16 differential M-LVDS I/O, Artix-7 7A50T FPGA, air cooled

TQMC600-12R-H 16 differential M-LVDS I/O, Artix-7 7A50T FPGA, conduction cooled

For the availability of non-RoHS compliant (leaded solder) products please contact TEWS.

#### **Software**

TDRV020-SW-25 Integrity Software Support
VxWorks Software Support
VxWorks Software Support
Windows Software Support
Linux Software Support
CNX Software Support
CNX Software Support

For other operating systems please contact TEWS.

#### **Related Products**

TPCE210 2 Site QMC Carrier, PCle x4, Gen2, low-profile, VHDCI-68 I/O

TEWS Technologies GmbH keeps the right to change technical specification without further notice. All trademarks mentioned are property of their respective owners.

Issue 1.0.0 19.05.2025