# **TXMC391** ## Conduction Cooled, 4 Channel 1000BASE-KX Ethernet Version 1.0 #### **User Manual** Issue 1.0.0 May 2025 #### TXMC391-10R 4 Channel 1000BASE-KX Ethernet; P16 Back I/O (X12d); Conduction Cooled; IEEE 1588 auxiliary devices via Back I/O (RoHS compliant) This document contains information, which is proprietary to TEWS Technologies GmbH. Any reproduction without written permission is forbidden. TEWS Technologies GmbH has made any effort to ensure that this manual is accurate and complete. However TEWS Technologies GmbH reserves the right to change the product described in this document at any time without notice. TEWS Technologies GmbH is not liable for any damage arising out of the application or use of the device described herein. ©2025 by TEWS Technologies GmbH All trademarks mentioned are property of their respective owners. # **Document History** | Issue | Description | Date | |-------|---------------|----------| | 1.0.0 | Initial Issue | May 2025 | #### **Table of Contents** | TX | XMC391 | | |----|----------------------------------------------------------|----| | | Document History | 3 | | | Table of Contents | 4 | | | List of Figures | | | | List of Tables | 6 | | 1 | PRODUCT DESCRIPTION | 7 | | 2 | TECHNICAL SPECIFICATION | 8 | | 3 | HANDLING AND OPERATION INSTRUCTIONS | g | | | 3.1 ESD Protection | | | | 3.2 Conduction Cooling | | | 4 | PCI EXPRESS INTERFACE | 10 | | | 4.1 PCI Express Device Topology | 10 | | | 4.2 PCI Express Memory and I/O Size Requirements | 10 | | | 4.3 I210 PCI Express Identifiers | | | | 4.4 I210 PCI Express Base Address Register Configuration | 11 | | 5 | ETHERNET INTERFACE STATUS LEDS | 12 | | 6 | SYNCHRONIZATION WITH IEEE 1588 AUXILIARY DEVICES | 12 | | 7 | PIN ASSIGNMENT - I/O CONNECTORS | 13 | | | 7.1 Back I/O P16 Connector | | | | 7.1.1 Connector Type | | | | 7 1 2 Pin Assignment | 13 | # **List of Figures** | FIGURE 1-1: | BLOCK DIAGRAM | 7 | |-------------|------------------------------|---| | FIGURE 4-1: | PCI EXPRESS DEVICE TOPOLOGY1 | 0 | #### **List of Tables** | TABLE 2-1: TECHNICAL SPECIFICATION | 8 | |--------------------------------------------------------------------------|----| | TABLE 4-1: PCI EXPRESS MEMORY AND I/O SIZE REQUIREMENTS | 10 | | TABLE 4-2: I210 PCI EXPRESS IDENTIFIERS | 11 | | TABLE 4-3: I210 PCI EXPRESS BASE ADDRESS REGISTER CONFIGURATION | 11 | | TABLE 5-1: STATUS LED | 12 | | TABLE 6-1: ELECTRICAL CHARACTERISTICS OF ETHERNET CONTROLLERS' GPIO PINS | 12 | | TABLE 7-1: BACK I/O P16 CONNECTOR TYPE | 13 | | TABLE 7-2 : BACK I/O P16 PIN ASSIGNMENT | 13 | ### 1 Product Description The TXMC391 is a Conduction Cooled Switched Mezzanine Card (CCXMC) compatible module providing a four channel 1000Base-KX Ethernet interface. A PCIe Switch provides access to the Intel I210IS Gigabit Ethernet controllers. Each Ethernet interface supports 1000 Mbit/s transmission rate and is equipped with a 16 Mbit Serial Flash to support PXE and iSCSI boot. The TXMC391 supports IEEE 1588/802.1AS Precision Time Protocol (PTP) and IEEE 802.1Qav Audio/Video Bridging (AVB) traffic shaping (with software extensions). The TXMC391-10R routes four Ethernet ports to the Back I/O P16 connector. All ports are mapped in the X12d range specified in VITA46.9 standard. The SDP (Software Definable Pins) of each Ethernet Controller are connected to the Back I/O P16 connector for IEEE 1588 auxiliary device connections and LEDs on the board indicate the different network activities. The TXMC391 has an I<sup>2</sup>C board temperature sensor to facilitate measurement of the board heat near the Primary Thermal Interface of the Conduction Cooled Frame. The module meets the requirements to operate in extended temperature range from -40°C to +85°C (Card Edge Temperature). #### **Software Support:** - o Software support for Intel I210IS at www.intel.com - o For operating systems not supported by Intel, please contact TEWS. Figure 1-1: Block Diagram # 2 **Technical Specification** | General | | | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--| | Mechanical Interface | Conduction Cooled Switched Mezzanine Card (CCXMC) Interface conforming to ANSI/VITA 42.0 and ANSI/VITA 20 Standard single-width (143.75 mm x 74 mm) | | | Electrical Interface | x4 PCI Express (Specification 2.1) compliant interface conforming to ANSI/VITA 42.3 | | | Main On Board Devices | | | |-------------------------------------|----------------------------------------|--| | PCIe Switch | PI7C9X2G608GP (Diodes Incorporated) | | | Gigabit Ethernet Controllers | For each interface: I210-IS (Intel) | | | 16 Mbit Serial Flashes for Boot ROM | For each interface: W25Q16JV (Winbond) | | | Temperature Sensor | PCT2075 (NXP Semiconductors) | | | FRU Records EEPROM | M24C02-R (STMicroelectronics) | | | I/O Interface | | |--------------------------|---------------------------------------------------------------------------------------------| | Number of Channels 4 | | | I/O Standard 1000Base-KX | | | I/O Connector | Back I/O P16 (Samtec ASP-103614-04 or compatible) All ports mapped in X12d range (VITA46.9) | | Physical Data | | | | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Power Requirements | 650mA typical @ VPWR = +5V (four channel, no link) | | | | | 300mA typical @ VPWR = +12V (four channel, no link) | | | | Temperature Range | Operating -40 °C to +85 °C (Card Edge Temperature) | | | | Temperature Kange | Storage -40 °C to +85 °C | | | | | 943000 h | | | | MTBF | MTBF values shown are based on calculation according to MIL-HDBK-217F and MIL-HDBK-217F Notice 2; Environment: G <sub>B</sub> 20°C. | | | | | The MTBF calculation is based on component FIT rates provided by the component suppliers. If FIT rates are not available, MIL-HDBK-217F and MIL-HDBK-217F Notice 2 formulas are used for FIT rate calculation. | | | | Humidity | 5 – 95 % non-condensing | | | | Weight | 63 g | | | Table 2-1: Technical Specification ## 3 Handling and Operation Instructions #### 3.1 ESD Protection This CCXMC module is sensitive to static electricity. Packing, unpacking and all other module handling has to be done with appropriate care! #### 3.2 Conduction Cooling This CCXMC module generates noticeable heat and requires adequate conduction cooling! ### 4 PCI Express Interface #### 4.1 PCI Express Device Topology The TXMC391 uses four Gigabit Ethernet Controllers (Intel I210-IS) each communicating via a PCIe Rev. 2.1 compliant x1 Interface. To be able to access the Ethernet controllers they are connected to the x1 Downstream Ports of a PCIe Switch (Diodes Incorporated PI7C9X2G608GP). The x4 Upstream Port of the PCIe Switch is connected to the host system. Figure 4-1: PCI Express Device Topology #### 4.2 PCI Express Memory and I/O Size Requirements | PCIe Space Mapping | Four Channel (Byte) | |--------------------|---------------------| | MEM | 4M | | I/O | 16K | Table 4-1: PCI Express Memory and I/O Size Requirements ## 4.3 I210 PCI Express Identifiers | Vendor-ID | 0x8086 (Intel) | | | |---------------------|----------------------------------------|--|--| | Device-ID | 0x1537 (I210-IS 1000BASE-KX backplane) | | | | Class Code | 0x020000 (Ethernet Controller) | | | | Subsystem Vendor-ID | 0xFFFF | | | | Subsystem Device-ID | 0x0000 | | | Table 4-2: I210 PCI Express Identifiers # 4.4 I210 PCI Express Base Address Register Configuration | PCIe Base Address Register<br>(Offset in PCIe Configuration Space) | PCIe Space<br>Mapping | Size<br>(Byte) | Description | |--------------------------------------------------------------------|-----------------------|----------------|----------------------------------| | 0 (0x10) | MEM | 128K | Internal Registers | | 1 (0x14) | - | - | - | | 2 (0x18) | I/O | 32 | Internal Registers via I/O Space | | 3 (0x1C) | MEM | 16K | MSI-X | Table 4-3: I210 PCI Express Base Address Register Configuration ### 5 Ethernet Interface Status LEDs The TXMC391 provides an individual Status LED for every Ethernet Interface. Due to the fact that CCXMCs are mounted upside-down on the carrier card the Status LEDs are visible on the back side of the TXMC391. A marking is placed close to each Status LED to indicate the Ethernet Port it corresponds to. See table below for more details: | Status LED | Description | |------------|---------------------------------------------------------| | OFF | No cable is connected or no link is established | | ON | A link is established | | BLINKING | Activity (the Ethernet Port transmits or receives data) | Table 5-1: Status LED ### 6 Synchronization with IEEE 1588 Auxiliary Devices The TXMC391 supports IEEE 1588/802.1AS Precision Time Protocol (PTP). If you additionally want to synchronize with IEEE 1588 auxiliary devices, this can be realized via the Ethernet Controllers' GPIO Software-Definable Pins (SDPx) that are connected to the Back I/O P16 connector. The electrical characteristics of the Ethernet Controllers' GPIO Pins are listed in the following table: | Symbol | Parameter | Conditions | Min | Max | Units | |--------|---------------------|--------------------------------------------|--------------|--------------|-------| | Vон | Output High Voltage | I <sub>OH</sub> = -8 mA;<br>VCC3P3 = Min | 2.4 | | V | | | | I <sub>OH</sub> = -100 μA;<br>VCC3P3 = Min | VCC3P3 - 0.2 | | V | | VoL | Output Low Voltage | I <sub>OL</sub> = 8 mA;<br>VCC = Min | | 0.4 | V | | | | I <sub>OL</sub> = 100 μA;<br>VCC = Min | | 0.2 | V | | VIH | Input High Voltage | | 0.7 * VCC3P3 | VCC3P3 + 0.4 | V | | VIL | Input Low Voltage | | -0.4 | 0.3 * VCC3P3 | V | Table 6-1: Electrical characteristics of Ethernet Controllers' GPIO Pins # 7 Pin Assignment – I/O Connectors #### 7.1 Back I/O P16 Connector #### 7.1.1 Connector Type | Pin-Count | 114 | | | |---------------------|------------------------------------|--|--| | Connector Type | XMC Connector 114-pol Male | | | | Source & Order Info | Samtec ASP-103614-04 or compatible | | | Table 7-1: Back I/O P16 Connector Type #### 7.1.2 Pin Assignment | | A | В | С | D | E | F | |----|----------------|----------------|-----------------|----------------|----------------|-----------------| | 19 | ETHERNET_2_TX- | ETHERNET_2_TX+ | ETHERNET_2_SDP0 | ETHERNET_2_RX- | ETHERNET_2_RX+ | ETHERNET_2_SDP1 | | 18 | GND | GND | ETHERNET_2_SDP2 | GND | GND | ETHERNET_2_SDP3 | | 17 | ETHERNET_3_TX- | ETHERNET_3_TX+ | ETHERNET_3_SDP0 | ETHERNET_3_RX- | ETHERNET_3_RX+ | ETHERNET_3_SDP1 | | 16 | GND | GND | ETHERNET_3_SDP2 | GND | GND | ETHERNET_3_SDP3 | | 15 | ETHERNET_4_TX- | ETHERNET_4_TX+ | ETHERNET_4_SDP0 | ETHERNET_4_RX- | ETHERNET_4_RX+ | ETHERNET_4_SDP1 | | 14 | GND | GND | ETHERNET_4_SDP2 | GND | GND | ETHERNET_4_SDP3 | | 13 | NC | NC | NC | NC | NC | NC | | 12 | GND | GND | NC | GND | GND | NC | | 11 | NC | NC | NC | NC | NC | NC | | 10 | GND | GND | NC | GND | GND | NC | | 9 | ETHERNET_1_TX- | ETHERNET_1_TX+ | ETHERNET_1_SDP0 | ETHERNET_1_RX- | ETHERNET_1_RX+ | ETHERNET_1_SDP1 | | 8 | GND | GND | ETHERNET_1_SDP2 | GND | GND | ETHERNET_1_SDP3 | | 7 | NC | NC | NC | NC | NC | NC | | 6 | GND | GND | NC | GND | GND | NC | | 5 | NC | NC | NC | NC | NC | NC | | 4 | GND | GND | NC | GND | GND | NC | | 3 | NC | NC | NC | NC | NC | NC | | 2 | GND | GND | NC | GND | GND | NC | | 1 | NC | NC | NC | NC | NC | NC | Table 7-2: Back I/O P16 Pin Assignment All ports lie within the X12d mapping (VITA46.9)